主页 >> 半导体&集成电路(IC) >> 可编程逻辑 IC - XC95288XL-10TQG144I

XC95288XL-10TQG144I

工厂型号: XC95288XL-10TQG144I
型号类别: 可编程逻辑 IC
厂商: XILINX
型号: XC95288XL-10TQG144I
批号:
数量: 7426
更新日期: 2011/09/20

我们的销售团队能用多国语言交流,给予您及时的反馈!

*我们在周一至周五给你提供24小时的咨询服务。
*我们会在您询价24小时之内给予您一个详尽的报价。
*我们提供免费代用产品服务。

描述

特点

应用

XC95288XL-10TQG144I 描述

    Drive Up To 15 LSTTL Loads Low Power Consumption, 80-µA Max ICC Typical tpd = 22 ns 6-mA Output Drive at 5 V Low Input Current of 1 µA Max Inputs Are TTL-Voltage Compatible Eight D-Type Flip-Flops in a Single Package Full Parallel Access for Loading

XC95288XL-10TQG144I 特点

    The upper and lower gates are held low until the driver is initialized. Once the VCC voltage surpasses the VCC Rising Threshold (See Electrical Specifications), the PWM signal takes control of gate transitions. A rising edge on PWM initiates the turn-off of the lower MOSFET (see Timing Diagram). After a short propagation delay [TPDLLGATE], the lower gate begins to fall. Typical fall times [TFLGATE] are provided in the Electrical Specifications section. Adaptive shoot-through circuitry monitors the LGATE voltage and determines the upper gate delay time [TPDHUGATE] based on how quickly the LGATE voltage drops below 1.0V. This prevents both the lower and upper MOSFETs from conducting simultaneously or shoot-through. Once this delay period is complete the upper gate drive begins to rise [TRUGATE] and the upper MOSFET turns on.

XC95288XL-10TQG144I 应用

    (a) A1 selection A2 selection A3 selection A4 selection A5 selection A6 selection A7 selection A8 selection A9 selection A10 selection A11 selection A12 selection I/O expander (serialparallel conversion) I/O expander (parallelserial conversion) I/O expander status setup
询价
姓名 *: 除了和您交流有关我们公司的相关信息,我们不会把您的电子邮件用于其他任何目的, 同时,公司也不会向第三方提供或透漏您的信息。
公司名称 *:
联系电话 *:
电子邮箱 *:
型号 *:
数量 *:
内容 :
如果我们公司的库存数据库中没有您需要的元器件,请在备注栏输入型号、数量,我们会为您提供紧急物料搜寻服务查找。

相关型号

型号
数量
厂商
批号
描述
询价
10241
11+
PARAMETER Reference Voltage Section Fb Voltage
13752
11+
  The floating-point register file is made u
16717
The XC5200 Field-Programmable Gate Array Family i
17695
The CS5381 uses a 5th-order, multi-bit delta-sigma
13759
The A-to-B enable (CEAB) input must be low in ord
11466
High Power Switching Regulator Controller for DDR
10817
The internal circuit is composed of 2 stages inc
18287
The Edge646 driver supports three distinct program
19657
• True dual-ported memory cells which allow
6160
  These Schottky barrier diodes are designed
7530
These data selectors/multiplexers contain invert
14663
Programmable low and high gain (<2 dB resoluti
18010
Design and specifications are subject to cha
11206
OSCS is a system oscillator I/O pin connected to
14746
 4.4 Conformance inspection. Conformance ins
11204
IOAPIC clock output. (14.318 MHz) Poweredby VDDL
7372
pin signalised an interrupt (logic 0). However, if
3275
Continuous Drain Current, VGS @ 10V Continuous D
3499
The challenge for an integrated clock-recovery cir
8877
Output, Pin 14, is suitable for controlling a pow
4726
The deserializer stays in lock until it cannot de
4838
  The BRT (Bias Resistor Transistor) contains